DocumentCode :
267735
Title :
Modeling sequential circuits with shared structurally synthesized BDDs
Author :
Ubar, Raimund ; Marenkov, Mihhail ; Mironov, Dmitri ; Viies, Vladimir
Author_Institution :
Dept. of Comput. Eng., Tech. Univ. Tallinn, Tallinn, Estonia
fYear :
2014
fDate :
16-18 Dec. 2014
Firstpage :
130
Lastpage :
135
Abstract :
A novel type of BDDs called Shared Structurally Synthesized BDDs (S3BDD) is presented for modeling sequential circuits for fault simulation purposes. The size of S BDD is in linear correlation with the circuit size and is characterized by the property of one-to-one mapping between the nodes in the graph and signal paths in the corresponding sequential circuit. A method is proposed for synthesis of S BDDs from the given sequential circuit, which produces as side-effect the collapsed set of fault sites both for stuck-at and delay faults. Thanks to the model compression, the increased speed of simulation and fault reasoning is expected. Experimental results demonstrate the advantages of the new model in terms of size, reduced fault set and estimated fault simulation speed.
Keywords :
fault simulation; logic design; sequential circuits; delay faults; fault simulation; model compression; sequential circuits; shared structurally synthesized BDD; stuck-at faults; Boolean functions; Circuit faults; Data structures; Integrated circuit modeling; Logic gates; Sequential circuits; Solid modeling; binary decision diagrams; fault collapsing; fault simulation; sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Test Symposium (IDT), 2014 9th International
Conference_Location :
Algiers
Type :
conf
DOI :
10.1109/IDT.2014.7038600
Filename :
7038600
Link To Document :
بازگشت