DocumentCode :
2677700
Title :
Architecture of Configurable K-Way C-Access Interleaved Memory
Author :
Ghosh, Surajeet ; Ghosh, Jaya ; Ray, Sanchita Saha
Author_Institution :
Dept. of Comput. Sci. & Eng., West Bengal Univ. of Technol., Kolkata, India
fYear :
2011
fDate :
20-22 July 2011
Firstpage :
1
Lastpage :
5
Abstract :
A new efficient memory system approach towards realizing configurable C-access interleaved memory architecture has been described in this paper. Massively decreasing size, power consumption and cost of digital circuits mainly lead the development of memory architectures for pipelined processors, multiprocessors and VLIW processors. This evolves the development of high-throughput memory system by using interleaved memory architecture and provides flexibility by configuring interleaved factor for K-way interleaved memory architecture. It employs N = 2n identical memory modules of W-words, each word of B-byte size, which can be configured as K-way (K=1, 2, 4, ..., N i.e.; K ∈ 2k, where 0≤k≤n) interleaved memory system and its data bus and address bus can be internally programmed/controlled by Data Routing Scheme (DRS) and Address Decoding Scheme (ADS) respectively. In the proposed system, processor configures the interleaving factor of the memory organization through the system data bus by a set of control bits of n+1.
Keywords :
memory architecture; VLIW processors; address bus; address decoding scheme; configurable k-way c-access interleaved memory architecture; data bus; data routing scheme; multiprocessors; pipelined processors; Decoding; Memory architecture; Memory management; Organizations; Program processors; Random access memory; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Process Automation, Control and Computing (PACC), 2011 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-61284-765-8
Type :
conf
DOI :
10.1109/PACC.2011.5978873
Filename :
5978873
Link To Document :
بازگشت