DocumentCode :
2679703
Title :
High-speed design of adaptive LDPC codes for wireless networks
Author :
He, Zhiyong ; Roy, Sébastien
Author_Institution :
Dept. of Electr. & Comput. Eng., Laval Univ., Quebec City, QC
fYear :
2008
fDate :
22-25 June 2008
Firstpage :
249
Lastpage :
252
Abstract :
In this paper, we propose a class of adaptive low-density parity-check (LDPC) codes for reliable data transmission in wireless networks, i.e. the code rate can be adapted according to channel conditions to maximize the total capacity. Constructed from shifted identity matrices, the first advantage of the proposed codes is that these codes are particularly well-suitable for the high-speed implementation of parallel encoders and parallel decoders. Since a unique mother parity check matrix is used to construct LDPC codes with several code rates, the second great advantage of the proposed codes is that a single universal encoder (decoder) is adequate to encode (decode) multi-rate codes, which makes it possible to efficiently implement multi-rate LDPC codes in a subscriber station. The implementation results into field programmable gate array (FPGA) devices indicate that a universal parallel encoder for LDPC codes with 9 code rates is capable of reaching a throughput above 3.6 Gigabit per second by using a clock frequency of 300 MHz and consuming only 1% of the total resources in a typical FPGA device.
Keywords :
adaptive codes; channel capacity; data communication; decoding; field programmable gate arrays; matrix algebra; parity check codes; radio networks; wireless channels; adaptive LDPC codes; channel capacity; field programmable gate array; frequency 300 MHz; low-density parity-check codes; mother parity check matrix; parallel decoders; reliable data transmission; shifted identity matrices; universal parallel encoder; wireless networks; Automatic repeat request; Circuits and systems; Conferences; Decoding; Degradation; Field programmable gate arrays; Helium; Modulation coding; Parity check codes; Wireless networks;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems and TAISA Conference, 2008. NEWCAS-TAISA 2008. 2008 Joint 6th International IEEE Northeast Workshop on
Conference_Location :
Montreal, QC
Print_ISBN :
978-1-4244-2331-6
Electronic_ISBN :
978-1-4244-2332-3
Type :
conf
DOI :
10.1109/NEWCAS.2008.4606368
Filename :
4606368
Link To Document :
بازگشت