Title :
Delay and sampling-rate aware architectural synthesis in presence of communication overhead
Author :
Itradat, A. ; Ahmad, M.O. ; Shatnawi, Ali
Author_Institution :
Dept. of Electr. & Comput. Eng., Concordia Univ., Montreal, QC
Abstract :
This paper presents a technique for the minimization of the delay and sampling rate in the architectural synthesis of cyclic data flow graphs (DFGs) representing DSP algorithms taking into consideration the interconnect communication delays. In this paper, the question of optimizing the I/O delay without scarifying the iteration period (sampling rate) with non-negligible interconnects communication overhead is addressed. The proposed technique operating on the cyclic DFG of a DSP algorithm is designed to evaluate the relative firing times of the nodes by using Floyd-Warshallpsilas longest path algorithm so that the communication overhead is taken into consideration to provide an optimized time and processor schedule. Moreover, the proposed scheme is applied to well-know DSP benchmarks and the obtained synthesis results reveal that the proposed scheme is efficient in minimizing the I/O delay without scarifying the sampling rate.
Keywords :
data flow graphs; digital signal processing chips; iterative methods; DSP algorithms; Floyd-Warshall longest path algorithm; I/O delay; communication overhead; cyclic data flow graphs; interconnect communication delays; iteration period; sampling-rate aware architectural synthesis; Delay; Digital signal processing; Flow graphs; Integrated circuit interconnections; Iterative algorithms; Multiprocessing systems; Optimal scheduling; Processor scheduling; Scheduling algorithm; Signal processing algorithms;
Conference_Titel :
Circuits and Systems and TAISA Conference, 2008. NEWCAS-TAISA 2008. 2008 Joint 6th International IEEE Northeast Workshop on
Conference_Location :
Montreal, QC
Print_ISBN :
978-1-4244-2331-6
Electronic_ISBN :
978-1-4244-2332-3
DOI :
10.1109/NEWCAS.2008.4606386