Title :
Performance metrics study for repeater-insertion strategies
Author :
Awwad, Falah R. ; Nekili, Mohamed ; Sawan, Mohamad
Author_Institution :
Coll. of Inf. Technol., United Arab Emirates Univ., Al Ain
Abstract :
Parallel and serial repeater-insertion strategies use, respectively, parallel and serial repeaters to minimize the propagation delay over global SoC interconnects. General performance trade-offs refer to any combination of silicon area (Area), delay (T), power (P), energy (E) and reliability. In this paper we address the VLSI designs performance metrics within the repeater-insertion strategies. We study the effect of modeling the power, reliability, as well performance trade-offs on the area-delay optimum found using the repeater-insertion strategies. Simulation results using a 0.25 mum TSMC technology show that the parallel repeater-insertion strategy starts achieving a better speed than the non-regenerated interconnect at wire lengths smaller than that achieved when the interconnect is serially regenerated. It also features a 47% time delay saving and a 96% Area-Delay product saving over the serial repeater-insertion strategy.
Keywords :
VLSI; integrated circuit interconnections; integrated circuit modelling; integrated circuit reliability; repeaters; system-on-chip; SoC interconnects; TSMC technology; VLSI designs; area delay optimum; parallel repeater insertion; performance metrics; performance trade offs; propagation delay; repeater insertion strategies; serial repeater insertion; size 0.25 mum; Circuit noise; Clocks; Crosstalk; Integrated circuit interconnections; Measurement; Propagation delay; RLC circuits; Repeaters; Silicon; Testing;
Conference_Titel :
Circuits and Systems and TAISA Conference, 2008. NEWCAS-TAISA 2008. 2008 Joint 6th International IEEE Northeast Workshop on
Conference_Location :
Montreal, QC
Print_ISBN :
978-1-4244-2331-6
Electronic_ISBN :
978-1-4244-2332-3
DOI :
10.1109/NEWCAS.2008.4606395