DocumentCode :
2682218
Title :
A Max-Plus Algebra Approach for Network-on-Chip End-to-End Delay Estimation
Author :
Li, Baoliang ; Zhao, Jie ; Wang, Junhui ; Dou, Wenhua
Author_Institution :
Sch. of Comput., Nat. Univ. of Defense Technol., Changsha, China
fYear :
2012
fDate :
22-24 Oct. 2012
Firstpage :
217
Lastpage :
220
Abstract :
End-to-end delay is an important metric in Network-on-Chip (NoC) performance evaluation. Two kinds of approaches often utilized for evaluating the end-to-end delay of NoC are discrete-event simulation and theoretical analysis. The former one is widely used due to its high accuracy, but it´s extremely slow while performing large-scale NoC design space exploration. The later one is more efficient in fast performance evaluation. In this paper, we propose a max-plus algebra based NoC delay estimation approach, which can be used as an effective NoC design tool to estimate the end-to-end packet/flit delay. The proposal has no assumptions on the NoC topology, traffic pattern and hardware implementation methodologies, which makes it very attractive for fast performance evaluation. Experimental results show the fitness of our approach.
Keywords :
algebra; delay circuits; discrete event simulation; integrated circuit design; network-on-chip; performance evaluation; NoC design tool; NoC performance evaluation; discrete event simulation; end-to-end flit delay estimation; end-to-end packet delay estimation; large-scale NoC design space exploration; max-plus algebra approach; network-on-chip end-to-end delay estimation; Algebra; Analytical models; Computational modeling; Delay; Mathematical model; Pipelines; System-on-a-chip; End-to-End Latency; Max-Plus Algebra; Networks-on-Chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semantics, Knowledge and Grids (SKG), 2012 Eighth International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4673-2561-5
Type :
conf
DOI :
10.1109/SKG.2012.6
Filename :
6391836
Link To Document :
بازگشت