DocumentCode :
2682668
Title :
Energy efficiency in dynamically reconfigurable SoC for data-parallel applications
Author :
Zhang, Xun ; Nafkha, Amor ; Leray, Pierre
Author_Institution :
SCEE/IETR, SUPELEC, Cesson Sévigne, France
fYear :
2010
fDate :
23-25 March 2010
Firstpage :
1
Lastpage :
5
Abstract :
Power consumption is becoming a concern in programmable logic design as the size and performance of modern FPGAs increase. Data-parallel applications can work on different parallelism level so as to achieve different performance. This paper presents an investigation into the best parallelism degree-operating frequency tradeoff in order to find the optimum number of instances for each parallelizable task with adequate operating frequency minimizing energy and power for a given throughput constraint. Significant optimization can be achieved not only in power and energy but also in terms of adaptation to environment conditions such as variable data rate and scalability in the multimedia applications.
Keywords :
discrete wavelet transforms; field programmable gate arrays; power aware computing; system-on-chip; video coding; FPGA; IDWT core; energy efficiency; power consumption; power reduction optimization techniques; programmable logic design; video decoding; Clocks; Discrete cosine transforms; Discrete wavelet transforms; Energy efficiency; Field programmable gate arrays; Frequency; Hardware; Parallel processing; Runtime; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Technology of Integrated Systems in Nanoscale Era (DTIS), 2010 5th International Conference on
Conference_Location :
Hammamet
Print_ISBN :
978-1-4244-6338-1
Type :
conf
DOI :
10.1109/DTIS.2010.5487537
Filename :
5487537
Link To Document :
بازگشت