Title :
A statistical application model for fast MPSoC simulation
Author :
Azarkhish, E. ; Fatemi, O.
Author_Institution :
ECE Dept., Tehran Univ., Tehran, Iran
Abstract :
Nowadays, integration of a large number of processors on the same silicon die has become technically possible; however these multiprocessor system-on-chips (MPSoC) require new design methodologies, and therefore design space exploration (DSE) methods should be utilized. Also, these new methods should deal with problems like deep submicron effects and design complexities on one hand, and meet the time-to-market requirements on the other hand; hence they usually experience a tradeoff between precision of results and the exploration time. In this paper, we present a statistical application model in order to speed up the MPSoC design space exploration process. We also introduce our exploration tool, developed based on this model, and present the simulation results to prove its correctness.
Keywords :
integrated circuit design; multiprocessing systems; statistical analysis; system-on-chip; deep submicron effects; design complexities; design methodologies; design space exploration; fast MPSoC simulation; multiprocessor system-on-chips; silicon die; statistical application model; time-to-market requirements; Delay; Design methodology; Logic design; Multiprocessing systems; Performance analysis; Performance evaluation; Process design; Silicon; Space exploration; Time to market;
Conference_Titel :
Design and Technology of Integrated Systems in Nanoscale Era (DTIS), 2010 5th International Conference on
Conference_Location :
Hammamet
Print_ISBN :
978-1-4244-6338-1
DOI :
10.1109/DTIS.2010.5487545