DocumentCode :
2683446
Title :
Energy/throughput trade-off in a fully asynchronous NoC for GALS-based MPSoC architectures
Author :
Rahimi, A. ; Salehi, M.E. ; Mohammadi, S. ; Fakhraie, S.M. ; Azarpeyvand, A.
Author_Institution :
Sch. of Electr. & Comput. Eng., Univ. of Tehran, Tehran, Iran
fYear :
2010
fDate :
23-25 March 2010
Firstpage :
1
Lastpage :
6
Abstract :
In this paper we evaluate the compromising effect of energy saving and throughput degradation on a fully asynchronous NoC architecture with regards to the dynamic voltage scaling guidelines. The investigated fully asynchronous NoC architecture is suitable for GALS-based MPSoCs architectures. The introduced architecture is simulated in 90nm CMOS technology with accurate Spice simulations, where the energy/throughput trade-off is reported and analyzed. Our results indicate that, although lower power may also be achieved by dynamic throughput scaling, this technique yields negligible energy saving for our asynchronous NoC. Therefore, we suggest a dynamic voltage scaling for this architecture which can save 40% energy at the expense of 13% throughput degradation.
Keywords :
CMOS integrated circuits; energy conservation; multiprocessing systems; network-on-chip; CMOS technology; GALS-based MPSoC architecture; Spice simulation; energy saving; energy/throughput trade-off; fully asynchronous NoC; throughput degradation; Clocks; Computer architecture; Degradation; Dynamic voltage scaling; Frequency; Guidelines; Network-on-a-chip; System-on-a-chip; Throughput; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Technology of Integrated Systems in Nanoscale Era (DTIS), 2010 5th International Conference on
Conference_Location :
Hammamet
Print_ISBN :
978-1-4244-6338-1
Type :
conf
DOI :
10.1109/DTIS.2010.5487580
Filename :
5487580
Link To Document :
بازگشت