Title :
Frequency locked loop architecture for phase noise reduction in wideband low-noise microwave oscillators
Author :
AÌvila-Ruiz, Juan M. ; Moreno-Pozas, Laureano ; DuraÌn-Valdeiglesias, Elena ; Moscoso-MaÌrtir, Alvaro ; Molina-FernaÌndez, Iñigo ; de-Oliva-Rubio, J.
Author_Institution :
Dept. de Ing. de Comun., Univ. de Malaga, Malaga, Spain
Abstract :
A frequency locked loop (FLL) for phase noise reduction of wideband voltage controlled oscillators is proposed. The key building block of the system is a low noise (-160 dBV/Hz) and high sensitivity (22 V/GHz) delay line frequency discriminator with 5-8 GHz coverage, which makes use of a high performance multilayer hybrid. The authors derive closed-form, universal design equations for the maximum noise reduction and stability of the FLL circuitry. Application of the proposed technique to a state-of-the-art voltage controlled oscillator operating in the 5-8 GHz band yields a phase noise reduction of 8-10 dB at 100 kHz and 5 dB at 1 MHz off the carrier, which shows the results are in good agreement with the simulated results; so phase noise better than -107 dBc/Hz at 100 kHz and better than -123.5 dBc/Hz at 1 MHz is obtained.
Keywords :
frequency locked loops; microwave oscillators; phase noise; voltage-controlled oscillators; FLL; FLL circuitry stability; delay line frequency discriminator; frequency 1 MHz; frequency 100 kHz; frequency 5 GHz to 8 GHz; frequency locked loop architecture; high performance multilayer hybrid; maximum noise reduction; phase noise reduction; universal design equations; wideband low-noise microwave oscillators; wideband voltage controlled oscillators;
Journal_Title :
Microwaves, Antennas & Propagation, IET
DOI :
10.1049/iet-map.2013.0114