DocumentCode :
2685596
Title :
Evaluation of cache base network processor by using real backbone network trace
Author :
Ishida, Shinichi ; Okuno, Michitaka ; Nishi, Hiroaki
Author_Institution :
Sci. & Technol., Keio Univ.
fYear :
0
fDate :
0-0 0
Abstract :
In this paper a novel cache-based packet-processing-engine (PPE) architecture that achieves high packet-processing throughput with low-power consumption is proposed and evaluated. As network packets of the same header information appear repeatedly in a short time, a special cache, the so called header-learning cache (HLC), memorizes the packet-processing method and enables most packets to skip the execution at the processing units array. The implementation of the cache-based PPE architecture, P-Gear, was designed. Real backbone network trace was used to evaluate the performance of it. This P-Gear can achieve over 80 % cache hit rate using 4K/32K entry for access/core networks. Compared to conventional PPE, P-Gear can achieve 100-Gbps (gigabit per second) packet-processing throughput with only 36.5% of the die size and 32.6% of the power consumption required by the conventional PPE
Keywords :
cache storage; parallel architectures; program processors; HLC; P-Gear; PPE architecture; header-learning cache; network processor; packet-processing-engine; Energy consumption; Ethernet networks; Frequency; Internet; Laboratories; Search engines; Spine; Telecommunication traffic; Throughput; Yarn;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Switching and Routing, 2006 Workshop on
Conference_Location :
Poznan
Print_ISBN :
0-7803-9569-7
Type :
conf
DOI :
10.1109/HPSR.2006.1709680
Filename :
1709680
Link To Document :
بازگشت