DocumentCode :
2685631
Title :
Scalable router memory architecture based on interleaved DRAM
Author :
Wang, Feng ; Hamdi, Mounir
Author_Institution :
Comput. Sci. Dept., Hong Kong Univ. of Sci. & Technol., Kowloon
fYear :
0
fDate :
0-0 0
Abstract :
Routers need buffers to store and forward packets, especially when there is network congestion. With current memory technology, neither the SRAM nor the DRAM alone is suitable for high-speed Internet routers which require both large capacity and fast access time. Some previous work has been done to combine the two technologies together and make a hybrid memory system. In this paper, we propose another hybrid memory system based on the interleaved DRAM memories. We devise an efficient memory management algorithm to provide hard performance guarantees to the memory system. The main contribution of this architecture is that it can scale to a very large capacity with interleaved DRAM while only employing necessary SRAM of the same size as in S. Iyer et al., (2001). Another advantage of this architecture is that the interleaved DRAM provides flexibilities to make the memory management algorithms efficient and the memory system very responsive at high speed rates
Keywords :
DRAM chips; memory architecture; storage management; telecommunication network routing; dynamic random-access storage; hybrid memory system; interleaved DRAM; memory management algorithm; scalable router memory architecture; Buffer storage; Communications technology; Computer architecture; Computer science; Data communication; Internet; Memory architecture; Memory management; Random access memory; Thumb;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Switching and Routing, 2006 Workshop on
Conference_Location :
Poznan
Print_ISBN :
0-7803-9569-7
Type :
conf
DOI :
10.1109/HPSR.2006.1709682
Filename :
1709682
Link To Document :
بازگشت