DocumentCode :
2686580
Title :
Practical implementation of blind equalization, carrier recovery and timing recovery for QAM cable receiver chip
Author :
YongXue Zhang ; Haidong Fei ; Lixin Yu
Author_Institution :
Beijing Microelectron. Technol. Inst., China
Volume :
2
fYear :
2003
fDate :
21-24 Oct. 2003
Firstpage :
886
Abstract :
This paper is concerned with the system level design of quadrature amplitude modulation (QAM) cable receiver chip for cable HDTV application. We introduce a receiver structure with joint blind decision feedback equalizer (DFE) loop, timing recovery loop, carrier recovery loop and AGC loop. The architecture of blind dual mode DFE, with constant modulus algorithm (CMA) initialization block, dual mode feed-forward filter and feedback filter, operates in the passband so that equalizer can be adjusted completely independent of carrier phase. For VLSI realization, the hybrid form, one of pipelined structure without introducing extra latency is applied to the DTE. The all digital synchronization loops such as timing recovery are also described. The timing recovery architecture features with recirculating decimator for variable rate interpolation that allows it operate at any user specified symbol rate from 875kbaud to 7Mbaud. The SPW HDS™ simulation and Xilinx VirtexTM-II 3000 FPGA verification confirm that proposed scheme is robust against non-impulse noise, multi-paths and carrier error such as frequency offset, phase offset and phase jitter.
Keywords :
blind equalisers; cable television; decision feedback equalisers; high definition television; microprocessor chips; quadrature amplitude modulation; receivers; AGC loop; CMA; QAM cable receiver chip; SPW HDS simulation; Xilinx FPGA verification; blind dual mode DFE; blind equalization; cable HDTV application; carrier error; carrier phase; carrier recovery loop; constant modulus algorithm; decision feedback equalizer; digital synchronization loops; dual mode feed-forward filter; feedback filter; frequency offset; initialization block; multipath error; nonimpulse noise; phase jitter; phase offset; pipelined structure; quadrature amplitude modulation; receiver structure; recirculating decimator; system level design; timing recovery architecture; timing recovery loop; user specified symbol rate; variable rate interpolation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
ISSN :
1523-553X
Print_ISBN :
0-7803-7889-X
Type :
conf
DOI :
10.1109/ICASIC.2003.1277352
Filename :
1277352
Link To Document :
بازگشت