DocumentCode :
2686716
Title :
VLSI architecture for multi-resolution three step search algorithm
Author :
Sarma, M. ; Samanta, Debasis ; Sundar Dhar, A.
Author_Institution :
Dept. of Comput. Sci. & Eng., North Eastern Regional Inst. of Sci. & Technol., Itanagar, India
Volume :
2
fYear :
2003
fDate :
21-24 Oct. 2003
Firstpage :
918
Abstract :
In this paper a modification in the three step search (TSS) block matching algorithm using the concept of multi-resolution has been proposed. It has been experimented that the proposed algorithm outperforms the TSS algorithm in most of the cases. Based on the proposed algorithm, VLSI architecture for the motion estimation chip suitable in video compression is presented. The architecture based on the proposed algorithm requires significantly lesser number of gate counts and simple control overhead compared to the existing architectures in the same domain. Moreover, it requires lesser amount of data access with reduced switching activity and thus gives an effective solution for power conscious portable video applications.
Keywords :
VLSI; data compression; microprocessor chips; motion estimation; search problems; video signal processing; ASIC; VLSI architecture; control overhead; data access; gate counts; image processing; motion estimation chip; multiresolution three step search algorithm; portable video applications; reduced switching activity; three step search block matching algorithm; video compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
ISSN :
1523-553X
Print_ISBN :
0-7803-7889-X
Type :
conf
DOI :
10.1109/ICASIC.2003.1277360
Filename :
1277360
Link To Document :
بازگشت