DocumentCode :
2687869
Title :
Boundary-scan test circuit designed for FPGA
Author :
Ma Xiaojun ; Tong Jiarong
Author_Institution :
Dept. of Microelectron., Fudan Univ., Shanghai, China
Volume :
2
fYear :
2003
fDate :
21-24 Oct. 2003
Firstpage :
1190
Abstract :
Boundary scan is a widely adopted DFT (design for test). According to the characteristic of FPGA application, this paper presents a boundary scan circuit designed for FDEGA (field-programmable datapath enhanced gate array), an FPGA new architecture of our group. The design emphasizes the function of PCB level test while considering chip level test function as well. We also integrate device-programming function into the circuit. In implementation of our design, "single DFF (D flip-flop) chain" structure is adopted to decrease area consumption. We finished the layout design in 0.6μm CMOS process and integrated it into our FDEGA chip. Test results of fabricated chip meet the design requirement, and shows that the circuit can achieve the expected test function and programming function while observing IEEE1149.1 standard.
Keywords :
IEEE standards; boundary scan testing; design for testability; field programmable gate arrays; flip-flops; integrated circuit layout; logic design; 0.6 microns; D flip-flop chain structure; DFT; FDEGA; FPGA; IEEE1149.1 standard; PCB level test; boundary scan circuit; boundary-scan test circuit; chip level test function; design for test; device-programming function; field-programmable datapath enhanced gate array; programming function;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
ISSN :
1523-553X
Print_ISBN :
0-7803-7889-X
Type :
conf
DOI :
10.1109/ICASIC.2003.1277427
Filename :
1277427
Link To Document :
بازگشت