DocumentCode :
268801
Title :
Multiplierless approximate 4-point DCT VLSI architectures for transform block coding
Author :
Bayer, Fábio M. ; Cintra, Renato J. ; Madanayake, A. ; Potluri, Uma Sadhvi
Author_Institution :
Universidade Federal de Santa Maria, Santa Maria, RS, Brazil
Volume :
49
Issue :
24
fYear :
2013
fDate :
November 21 2013
Firstpage :
1532
Lastpage :
1534
Abstract :
Two multiplierless algorithms are proposed for 4 ?? 4 approximate-discrete cosine transform (DCT) for transform coding in digital video. Computational architectures for one-dimensional (1D)/2D realisations are implemented using Xilinx field programmable gate array devices. CMOS synthesis at the 45 nm node indicates real-time operation at 1 GHz yielding 4 ?? 4 block rates of 125 MHz at < 120 mW of dynamic power consumption.
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2013.1352
Filename :
6680417
Link To Document :
بازگشت