Title :
A new type of low-power adiabatic circuit with complementary pass-transistor logic
Author :
Hu Jianping ; Liu Xiao
Author_Institution :
Fac. of Inf. Sci. & Technol., Ningbo Univ., China
Abstract :
A new low-power adiabatic logic, complementary pass-transistor adiabatic logic (CPAL), is presented. The CPAL circuit uses complementary pass-transistor logic for logic-evaluation and transmission gates for energy-recovery, to realize efficient energy transfer and low energy loss. The non-adiabatic loss of output loads has been eliminated completely. An inverter chain was simulated and verified using MOSIS 0.25μm CMOS technology. Simulation results with SPICE show that the CPAL inverter chain is 2.5 to 3 times more energy efficient than 2N-2N2P and 3 to 9 times less dissipative than the static CMOS for clock rates ranging from 25 to 300MHz. In conclusion, the CPAL circuit has better energy saving advantage, and its energy dissipation is insensitive to output load capacitance and less dependency on power-clock frequency.
Keywords :
logic circuits; logic design; low-power electronics; power consumption; 0.25 microns; 25 to 300 MHz; CMOS technology; CPAL circuit; MOSIS; SPICE; VLSI; complementary pass-transistor adiabatic logic; complementary pass-transistor logic; energy dissipation; energy recovery; energy transfer; inverter chain; logic evaluation; low energy loss; low-power adiabatic circuit; nonadiabatic loss; transmission gates;
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
Print_ISBN :
0-7803-7889-X
DOI :
10.1109/ICASIC.2003.1277438