Title :
A 0.5 μm BiCMOS channelless gate array
Author :
Murabayashi, Fumio ; Nishio, Yoji ; Maejima, Hideo ; Watanabe, Atsuo ; Shukuri, Shoji ; Nishida, Takashi ; Shimohigashi, Katsuhiro
Abstract :
A BiCMOS channelless gate array using 0.5-μm BiCMOS technology is described. To improve the speed and density of the gate array, a novel feedback-type BiCMOS circuit and the channelless architecture were adopted. The plane-type gate array has 54 K cells and can construct a three-input NAND or NOR gate using one of them. The array realizes the high utilization ratio of basic cells using a four-metal-layer wiring technique. If macrocells are used, the density of the chip becomes more than twice that of a plane-type gate array. The gate delay time of 220 ps was simulated using a feedback-type BiCMOS two-input NAND circuit and 0.5-μm BiCMOS devices with a 4-V power supply. This high-performance BiCMOS channelless gate array can be applied to high-speed computers
Keywords :
BIMOS integrated circuits; application specific integrated circuits; logic arrays; 0.5 micron; 220 ps; 54 K cells; BiCMOS channelless gate array; NOR gate; channelless architecture; density; feedback-type BiCMOS circuit; four-metal-layer wiring technique; gate delay time; high-speed computers; plane-type gate array; speed; three-input NAND; utilization ratio;
Conference_Titel :
Custom Integrated Circuits Conference, 1989., Proceedings of the IEEE 1989
Conference_Location :
San Diego, CA, USA
DOI :
10.1109/CICC.1989.56718