DocumentCode :
2688094
Title :
A scalable architecture of high-performance Montgomery multiplier for design reuse
Author :
Zhihua Chen ; Yihe Sun ; Guoqiang Bai
Author_Institution :
Graduate Sch. of Shenzhen, Tsinghua Univ., Shenzhen, China
Volume :
2
fYear :
2003
fDate :
21-24 Oct. 2003
Firstpage :
1251
Abstract :
This paper describes a new scalable architecture of Montgomery modular multiplier (MMM) using our improved FIOS algorithm. This algorithm and architecture can manipulate operands of any precision (bit length) in dual field (prime field and binary field) and has the advantage of using relatively smaller latency (clock cycles) to complete one modular multiplication. Our architecture is reusable and has high performance with respect to latency, timing, area, etc.
Keywords :
digital arithmetic; logic design; multiplying circuits; FIOS algorithm; MMM; Montgomery modular multiplier; binary field; bit length; clock cycles; design reuse; modular multiplication; prime field; scalable architecture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
ISSN :
1523-553X
Print_ISBN :
0-7803-7889-X
Type :
conf
DOI :
10.1109/ICASIC.2003.1277442
Filename :
1277442
Link To Document :
بازگشت