DocumentCode :
2688116
Title :
A simplified approach for quasi-three-dimensional modeling of npn transistors
Author :
Zeitzoff, Peter M.
fYear :
1989
fDate :
15-18 May 1989
Abstract :
The transistors are modeled by connecting, in parallel, appropriate combinations of five Gummel-Poon-type compact circuit models. The models are extracted using five simplified n-p-n geometries. For a 1.25-μm BiCMOS technology, there is good agreement between simulated and measured DC n-p-n characteristics, except at high currents. The discrepancies are due to device temperature rise, which was measured in the experiments, and to ohmic voltage drops in the metal leads
Keywords :
BIMOS integrated circuits; bipolar transistors; semiconductor device models; 1.25 micron; BiCMOS technology; DC n-p-n characteristics; Gummel-Poon-type compact circuit models; device temperature rise; metal leads; npn transistors; ohmic voltage drops; quasi-three-dimensional modeling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1989., Proceedings of the IEEE 1989
Conference_Location :
San Diego, CA, USA
Type :
conf
DOI :
10.1109/CICC.1989.56721
Filename :
5726188
Link To Document :
بازگشت