DocumentCode :
2688211
Title :
A reconfigurable architecture of a high performance 32-bit MAC unit for embedded DSP
Author :
Ying Li ; Jie Chen
Author_Institution :
Microelectron. R&D Center, Chinese Acad. of Sci., Beijing, China
Volume :
2
fYear :
2003
fDate :
21-24 Oct. 2003
Firstpage :
1285
Abstract :
This paper describes a reconfigurable architecture of a high-performance pipelined 32-bit multiply-accumulate unit (MAC), which is designed for a powerful embedded digital signal processor (DSP). The MAC unit we design can carry out two 16-bit multiplications in one clock cycle. The 32×16, 32×32, 32×16+80 and 32×32+80 operations can be implemented in two clock cycles. These characteristics allow the DSP being applied efficiently in different situations. A 2 stage pipeline is designed for this MAC unit to reach high throughputs. This MAC is synthesizable and has already been used in an embedded DSP core.
Keywords :
digital arithmetic; digital signal processing chips; embedded systems; logic design; multiplying circuits; pipeline processing; reconfigurable architectures; 2 stage pipeline; 32 bits; MAC unit; clock cycles; embedded DSP; embedded digital signal processor; multiply-accumulate unit; pipeline processing; reconfigurable architecture;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
ISSN :
1523-553X
Print_ISBN :
0-7803-7889-X
Type :
conf
DOI :
10.1109/ICASIC.2003.1277451
Filename :
1277451
Link To Document :
بازگشت