DocumentCode :
2688506
Title :
Finite element analysis of reliability on compliant wafer level packaging with compliant layer
Author :
Peng Li ; Kai-lin Pan ; Ye-xiang, Ning
Author_Institution :
Inst. of Mechatron. Eng., Guilin Univ. of Electron. Technol., Guilin
fYear :
2008
fDate :
28-31 July 2008
Firstpage :
1
Lastpage :
4
Abstract :
Along with electronic products developing toward lighter, thinner, and multi-functional integration, chip scale package (CSP) has been widely used in electronic packages. Wafer level packaging (WLP) has become one dominant technology. However, applications of WLP are limited by solder joint fatigue due to stress generated by the CTE mismatch among different materials. Compliant wafer level packaging (CWLP) technology can be used to enhance thermal fatigue reliability of packages greatly. Structure of CWLP with compliant layer is introduced firstly. Subsequently, ANSYS software is employed, a quarter 3D model is developed based on 128MB DDR SDRAM, and the model is loaded on four thermal cycles from -40degC to 125degC. Finally, by combining simulation results with FEM results and experimental results in other studies, comparative analyses are performed based on different thickness of compliant layer. FEM results show that, CWLP structure with compliant layer studied is reasonable in relieving the stress generated by CTE mismatch. Parameters, such as thickness of compliant layer and compliant material, are both important factors impact reliability of solder joint greatly. Thermal fatigue reliability can be significantly improved by reasonable selections of these parameters.
Keywords :
chip scale packaging; electronics packaging; finite element analysis; thermal stress cracking; chip scale package; compliant layer; compliant wafer level packaging; electronic packages; finite element analysis; thermal fatigue reliability; Application software; Chip scale packaging; Electronic packaging thermal management; Fatigue; Finite element methods; Joining materials; Semiconductor device modeling; Soldering; Thermal stresses; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Packaging Technology & High Density Packaging, 2008. ICEPT-HDP 2008. International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-2739-0
Electronic_ISBN :
978-1-4244-2740-6
Type :
conf
DOI :
10.1109/ICEPT.2008.4607122
Filename :
4607122
Link To Document :
بازگشت