DocumentCode :
2688966
Title :
Thermal behavior analysis of lead-free flip-chip ball grid array packages with different underfill material properties
Author :
Chen, Hsin-yuan ; Hsu, Kuo-Yuan ; Lin, Tsung-shu ; Leu, Jihperng
Author_Institution :
Dept. of Mater. Sci. & Eng., Nat. Chiao-Tung Univ., Hsinchu
fYear :
2008
fDate :
28-31 July 2008
Firstpage :
1
Lastpage :
7
Abstract :
Low-k materials have been introduced in the backend interconnects since 90 nm node for advanced microelectronic products in order to reduce the RC delay. However, the fragile low-k layer is very sensitive to the thermal stress induced by the CTE (coefficient of thermal expansion) mismatch at metal/dielectric level as well as at die/package level. In the die/package interaction, the transition to lead-free solders from conventional SnPb eutectic solder degrades the reliability of flip-chip ball grid array (FC-BGA) packages due to its higher reflow temperature. As a result, the underfill layer becomes more critical in protecting both low-K layer and solder bumps from delaminations and cracks. In this study, regular and high resolution Moire interferometry were first employed to measure thermal strains of FC-BGA assemblies with CuSn solder and 2 latest underfill materials, which in turn validate our 3D FEA model. Besides, six kinds of FC-BGA assemblies with different solder alloys and underfill materials were also evaluated by thermal cycling test (TCT). A 3D simulation model using ANSYStrade was created to predict and analyze the fracture susceptibility of the assemblies. The simulation results showed good agreement with TCT experiments. The underfill material with low CTE, moderate modulus, and high Tg (glass transition temperature) is recommended for low-k/FC-BGA packages.
Keywords :
ball grid arrays; copper alloys; delamination; finite element analysis; flip-chip devices; integrated circuit reliability; lead alloys; plastic packaging; solders; thermal analysis; thermal expansion; thermal stresses; tin alloys; 3D FEA model; CuSn; SnPb; coefficient of thermal expansion; delaminations; die-package level; eutectic solder; high resolution Moire interferometry; lead-free flip-chip ball grid array packages; low-k materials; metal-dielectric level; size 90 nm; thermal behavior analysis; thermal cycling test; thermal strains; thermal stress; underfill material properties; Assembly; Dielectric materials; Electronics packaging; Environmentally friendly manufacturing techniques; Lead; Material properties; Predictive models; Temperature; Thermal expansion; Thermal stresses;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Packaging Technology & High Density Packaging, 2008. ICEPT-HDP 2008. International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-2739-0
Electronic_ISBN :
978-1-4244-2740-6
Type :
conf
DOI :
10.1109/ICEPT.2008.4607150
Filename :
4607150
Link To Document :
بازگشت