Title :
A carry select adder with conflict free bypass circuit
Author :
Shamanna, M. ; Whitaker, S.
Author_Institution :
University of Idaho
Abstract :
This paper presents an architecture for a high-speed carry select adder with very long bit lengths utilizing a conflict-free bypass scheme. The proposed scheme has almost half the number of transistors and is faster than a conventional carry select adder. A comparative study is also made between the proposed adder and a Manchester carry chain adder which shows that the proposed scheme has the same transistor count, without suffering any performance degradation, compared to the Manchester carry chain adder.
Keywords :
Adders; Arithmetic; Clocks; Degradation; Energy consumption; Logic circuits; NASA; Propagation delay; Variable structure systems; Very large scale integration;
Conference_Titel :
VLSI Design, 1993. Proceedings. The Sixth International Conference on
Conference_Location :
Bombay, India
Print_ISBN :
0-8186-3180-5
DOI :
10.1109/ICVD.1993.669712