Title :
Area-universal circuits with constant slowdown
Author :
Bhatt, Sandeep N. ; Bilardi, Gianfranco ; Pucci, Geppino
Author_Institution :
Bellcore, Morristown, NJ, USA
Abstract :
An area-universal VLSI circuit can be programmed to emulate every circuit of a given area, but at cost of lower area-time performance. In particular, if a circuit with area-time bounds (A,T) emulated with a universal circuit with bounds (Au,Tu), we say that the universal circuit has slowup Au/A and slowdown Tu /T. A central question in VLSI theory is to investigate the inherent costs and tradeoffs of universal circuit designs. Prior to this paper, universal designs with O(1) blowup and O(log A) slowdown for area-A circuits were known. Universal designs for area-A circuits of O(√A1+εlogA) nodes, with O(Aε) blowup and O(log log A) slowdown, had also been developed. However, the existence of universal circuits with O(1) slowdown and relatively small blowup was an open question. In this paper, we settle this question by designing an area-universal circuit UAε with O(1/ε) slowdown and O(ε2Aε log 4A) blowup, for any value of the parameter ε, 1/log A⩽ε⩽1. By varying, we obtain universal circuits which operate at different points in the spectrum of the slowdown-slowup tradeoff. In particular, when ε is chosen to be a constant, our universal circuit yields O(1) slowdown
Keywords :
VLSI; integrated circuit layout; network topology; trees (mathematics); VLSI circuit; VLSI theory; area-time bounds; area-universal circuits; constant slowdown; universal circuit designs; Area measurement; Circuit synthesis; Costs; Field programmable gate arrays; Hardware; Performance loss; Reconfigurable architectures; Routing; Velocity measurement; Very large scale integration;
Conference_Titel :
Advanced Research in VLSI, 1999. Proceedings. 20th Anniversary Conference on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7695-0056-0
DOI :
10.1109/ARVLSI.1999.756040