Title :
MOSIZ: a two-step transistor sizing algorithm based on optimal timing assignment method for multi-stage complex gates
Author :
Dai, Zhi-jian ; Asada, Kuriihiro
Abstract :
A description is given of a novel hierarchical timing assignment method, for the transistor sizing of multistage MOS circuits. The approach is composed of two steps: the first is the optimal timing assignments to logic stages in possible logical paths; and the second is the optimization of the sizes of all the transistors in each stage to realize the timing assignments. Compared with unsized circuits, the sizing results showed that this approach can improve both the delay and response characteristics of the circuits, and CPU time is essentially less than for conventional methods for the long stages
Keywords :
CMOS integrated circuits; MOS integrated circuits; circuit CAD; integrated logic circuits; logic CAD; optimisation; CAD; CMOS IC; computer aided design; delay characteristics; hierarchical timing assignment method; logic design; multi-stage complex gates; multistage MOS circuits; optimal timing assignment; optimization; response characteristics; two-step transistor sizing algorithm;
Conference_Titel :
Custom Integrated Circuits Conference, 1989., Proceedings of the IEEE 1989
Conference_Location :
San Diego, CA, USA
DOI :
10.1109/CICC.1989.56775