Title :
Clock-powered CMOS: a hybrid adiabatic logic style for energy-efficient computing
Author :
Tzartzanis, Nestoras ; Athas, William C.
Author_Institution :
Inf. Sci. Inst., Univ. of Southern California, Marina del Rey, CA, USA
Abstract :
Clock-powered logic is a new CMOS logic style which combines adiabatic switching and energy recovery-techniques with conventional CMOS logic styles for the design of low-power computing microsystems. In clock-powered logic high-capacitance nodes are adiabatically switched and powered from AC sources typically the clock lines. Low-capacitance nodes are conventionally switched and powered front a DC supply source. The clocked buffer, a CMOS structure based on bootstrapping, drives the high-capacitance nodes from the clock lines. An analytical model that closely estimates the on-resistance of the bootstrapped nFET is derived. The model is evaluated through H-SPICE simulations. Depending on the CMOS logic style used for the DC-powered blocks, pulse-to-level converters may be required to interface the clocked buffer outputs with the logic blocks. These converters inherently act as low-to-high voltage converters. Therefore, low-power operation can be achieved with clock-powered logic by both increasing the switching time and reducing the voltage swing of clock-powered nodes. This feature of clock-powered logic is evaluated through H-SPICE simulations in which the clocked buffer is compared with conventional supply-scaled CMOS drivers. The clocked buffer combined with adiabatic switching demonstrates superior energy vs. delay scalability than its supply-scaled counterparts
Keywords :
CMOS logic circuits; VLSI; capacitance; integrated circuit modelling; logic design; low-power electronics; timing; CMOS logic style; DC-powered blocks; H-SPICE simulations; adiabatic switching; analytical model; bootstrapped nFET; clock-powered logic; clocked buffer; delay scalability; energy recovery-technique; energy-efficient computing; high-capacitance nodes; hybrid adiabatic logic style; low-capacitance nodes; low-power operation; low-to-high voltage converters; on-resistance; pulse-to-level converters; switching time; voltage swing; Analytical models; CMOS logic circuits; Capacitance; Clocks; Delay; Energy efficiency; Logic circuits; Logic design; Power dissipation; Scalability; Semiconductor device modeling; Very large scale integration; Voltage;
Conference_Titel :
Advanced Research in VLSI, 1999. Proceedings. 20th Anniversary Conference on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7695-0056-0
DOI :
10.1109/ARVLSI.1999.756044