DocumentCode :
2689301
Title :
A high speed FIR filter designed by compiler
Author :
Hartley, Richard ; Corbett, Peter ; Jacob, Philippe ; Karr, Steven
fYear :
1989
fDate :
15-18 May 1989
Abstract :
Digital-serial computation is a hybrid between bit-serial computation and parallel computation. In digit-serial computation, data is divided into digits of N bits, and computations take place one digit of data at a time. The PARSIFAL silicon compiler is a software environment for designing chips using this basic computational architecture. The authors report on a four-tap FIR (finite-impulse response) filter built using this compiler. In order to avoid the throughput loss inherent in serial computation, two parallel computations are interleaved to achieve a 35-MHz-per-sample throughput rate
Keywords :
circuit CAD; digital filters; digital signal processing chips; parallel processing; 35 MHz; CAD; PARSIFAL; computational architecture; digit-serial computation; finite-impulse response; four tap digital filter; high speed FIR filter; parallel computations; silicon compiler; software environment;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1989., Proceedings of the IEEE 1989
Conference_Location :
San Diego, CA, USA
Type :
conf
DOI :
10.1109/CICC.1989.56794
Filename :
5726261
Link To Document :
بازگشت