DocumentCode :
2692072
Title :
Ni-based self-aligned silicidation (SAS) process on source and drain for planar polysilicon TFT low-voltage flash memory cell
Author :
Lee, Jaegoo ; Cha, Judy J. ; Nao, Taro ; Muller, David A. ; van Dover, R.B. ; Raza, Hassan ; Kan, Edwin C.
Author_Institution :
Sch. of Electr. & Comput. Eng., Cornell Univ., Ithaca, NY, USA
fYear :
2009
fDate :
22-24 June 2009
Firstpage :
97
Lastpage :
98
Abstract :
High-density nonvolatile memory applications can benefit tremendously from three-dimensional (3D) integration wi th low power consumption. Among several proposals, the salicided source and drain planar polysilicon thin-film transistor (TFT) with metal nanocrystals (NCs) and high-k gate-stack is one of the promising candidates. The self-aligned silicidation (SAS) process is often used to reduce the source, drain and gate resistances of submicron logic MOSFET. Especially, NiSi has been proposed as a suitable silicide for SAS process due to its low resistivity, low formation temperature, and the extended thermal stability range. Furthermore, since Ni consumes the least amount of polysilicon to form a given thickness of silicide (NiSi), it has the advantage of ultrathin polysilicon layers on insulator substrates. Metal NCs were also introduced to allow thin tunnel dielectric, lower the program/erase (P/E) voltage and enhance the cycle endurance. Moreover, reduced low contact resistance by Ni-based SAS process leads to improved device characteristics and reliable process integration.
Keywords :
MOSFET; electric resistance; flash memories; low-power electronics; random-access storage; semiconductor thin films; thermal stability; thin film transistors; NiSi; cycle endurance; drain planar polysilicon thin-film transistor; drain resistance; gate resistance; high-density nonvolatile memory; high-k gate-stack; insulator substrate; low contact resistance; low power consumption; low-voltage flash memory cell; metal nanocrystal; planar polysilicon TFT; salicided source; self-aligned silicidation; submicron logic MOSFET; thermal stability; ultrathin polysilicon layer; Dielectric substrates; Energy consumption; Flash memory cells; Nanocrystals; Nonvolatile memory; Proposals; Silicidation; Silicides; Synthetic aperture sonar; Thin film transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Device Research Conference, 2009. DRC 2009
Conference_Location :
University Park, PA
Print_ISBN :
978-1-4244-3528-9
Electronic_ISBN :
978-1-4244-3527-2
Type :
conf
DOI :
10.1109/DRC.2009.5354858
Filename :
5354858
Link To Document :
بازگشت