DocumentCode :
2692175
Title :
A critical examination of 3D stackable NAND Flash memory architectures by simulation study of the scaling capability
Author :
Hsiao, Yi-Hsuan ; Lue, Hang-Ting ; Hsu, Tzu-Hsuan ; Hsieh, Kuang-Yeu ; Lu, Chih-Yuan
Author_Institution :
Emerging Central Lab., Macronix Int. Co. Ltd., Hsinchu, Taiwan
fYear :
2010
fDate :
16-19 May 2010
Firstpage :
1
Lastpage :
4
Abstract :
Various 3D NAND Flash array architectures including P-BiCS, TCAT, VSAT, and VG are critically examined in this work by extensive 3D TCAD simulations. All structures have X,Y lateral scaling limitation since the minimal ONO thickness (~20 nm) and poly channel thickness (~10nm) can not be scaled further. Among them VG may have the best X-direction scalability to F~2X nm node, and no penalty of increasing Z layer number since the channel current flows horizontally. We propose a buried-channel junction-free NAND to improve the read current for all 3D NAND arrays and our simulation results well support this structure. For the first time, “Z-interference” in 3D NAND Flash is examined and it indicates a new Z-direction scaling limitation. The present work is of crucial importance in understanding various 3D NAND Flash approaches.
Keywords :
NAND circuits; circuit simulation; flash memories; technology CAD (electronics); 3D TCAD simulations; 3D stackable NAND flash memory architectures; Various 3D NAND flash array architectures; Z-interference; channel current flows; scaling capability; Costs; Lithography; Memory architecture; Scalability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Memory Workshop (IMW), 2010 IEEE International
Conference_Location :
Seoul
Print_ISBN :
978-1-4244-6719-8
Electronic_ISBN :
978-1-4244-7668-8
Type :
conf
DOI :
10.1109/IMW.2010.5488390
Filename :
5488390
Link To Document :
بازگشت