Title :
A 0.6 /spl mu/m BiCMOS processor with dynamic execution
Author :
Colwell, R.P. ; Steck, R.L.
Author_Institution :
Intel Corp., Hillsboro, OR, USA
Abstract :
A next generation, Intel-Architecture compatible microproceesor with dynamic execution is implemented in 0.60 /spl mu/m 4-layer metal BiCMOS. Performance is achieved through the use of a large, full-speed cache accessed throrgh a dedicated bus interface feeding a generalized dynamic execution microengine. A primary 64 b processor bus includes additional pipelining features to provide high throughput to this CPU and cache. These and other techniques result in a projected performance of >200 Ispec92. Testability features built into the design allow complete access to all structures without the overhead of a full LSSD implementation. This processor implements dynamic execution using an out-of-order, speculative-execution engine, with register renaming of integer floating-point and flags variables, multiprocessing bus support, and carefully-controlled memory access reordering.
Keywords :
BiCMOS digital integrated circuits; built-in self test; cache storage; microprocessor chips; pipeline processing; 0.6 micron; 4-layer metal BiCMOS; 64 bit; BiCMOS processor; Intel-Architecture compatible microprocessor; dedicated bus interface; dynamic execution; full-speed cache; generalized dynamic execution microengine; integer floating-point variables; memory access reordering; multiprocessing bus support; pipelining features; register renaming; speculative-execution engine; testability features; BiCMOS integrated circuits; CMOS logic circuits; Central Processing Unit; Clocks; Delay; Hardware; Logic testing; Registers; Retirement; Signal design;
Conference_Titel :
Solid-State Circuits Conference, 1995. Digest of Technical Papers. 41st ISSCC, 1995 IEEE International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-2495-1
DOI :
10.1109/ISSCC.1995.535511