DocumentCode :
2696383
Title :
A digital neural network architecture for VLSI
Author :
Tomlinson, Max Stanford, Jr. ; Walker, Dennis J. ; Sivilotti, Massimo A.
fYear :
1990
fDate :
17-21 June 1990
Firstpage :
545
Abstract :
An approach to solving the two most serious shortcomings of previous artificial neural network implementations is discussed. A flexible architecture that permits the realization of arbitrary network topologies and dimensions is presented. Furthermore, the performance of this architecture is independent of the size of the network and permits the processing of typically 100000 patterns per second. The key innovation is the representation of neuron activations and synaptic weights as stochastic functions of time, leading to efficient implementations of the synapses. High densities of synapses per silicon area, exceeding even analog implementations, have been achieved. Finally, the neuron activations are represented digitally, as are the synaptic computations, thereby permitting fabrication of digital neural network architectures using a variety of standard, low-cost semiconductor processes. A pair of general-purpose chips (SU3232 and NU32) that permit post facto construction of neural networks of arbitrary topology and virtually unlimited dimensions is presented
Keywords :
VLSI; digital integrated circuits; neural nets; parallel architectures; DNNA activation function; DNNA chips; NU32; SU3232; arbitrary network topologies; digital neural network architecture; general-purpose chips; neural semiconductor; neuron activations; post facto construction of neural networks; stochastic functions of time; stochastic pulse trains; synapses per silicon area; synaptic computations; synaptic weights;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Neural Networks, 1990., 1990 IJCNN International Joint Conference on
Conference_Location :
San Diego, CA, USA
Type :
conf
DOI :
10.1109/IJCNN.1990.137764
Filename :
5726723
Link To Document :
بازگشت