Title :
An extensive IP reliability evaluation platform
Author :
Wang, Li-Wei ; Luo, Hong-Wei
Author_Institution :
Sci. & Technol. on Reliability Phys. & Applic. of Electron. Component Lab., CEPREI Labs., Guangzhou, China
Abstract :
The reliability and robustness of Intellectual Properties (IPs) are the keys to the success of the modern System on Chip (SoC) designs. Therefore, it is very important to implement a rigid IP evaluation platform to ensure the reliability of IPs in the SoC design flow. In this paper, we introduce major aspects of IP reliability and present a XML schema based metric model which is able to describe reliability characteristics of IP cores. An evaluation platform is implemented based on the metric model. The experimental results on three open source IPs demonstrate that the evaluation platform can assess IP reliability quantitatively and locate its bottleneck.
Keywords :
industrial property; integrated circuit design; integrated circuit reliability; system-on-chip; IP cores; IP reliability evaluation platform; XML schema based metric model; intellectual properties; open source IP; system on chip designs; Aerospace electronics; IP networks; Measurement; Reliability engineering; System-on-a-chip; XML; evaluation; intellectual property; reliability;
Conference_Titel :
Quality, Reliability, Risk, Maintenance, and Safety Engineering (ICQR2MSE), 2012 International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4673-0786-4
DOI :
10.1109/ICQR2MSE.2012.6246216