DocumentCode :
26980
Title :
On-Chip Combined C-V/I-V Characterization System in 45-nm CMOS Technology
Author :
Realov, Simeon ; Shepard, Kenneth L.
Author_Institution :
Dept. of Electr. Eng., Columbia Univ., New York, NY, USA
Volume :
48
Issue :
3
fYear :
2013
fDate :
Mar-13
Firstpage :
814
Lastpage :
826
Abstract :
An on-chip system for combined capacitance-voltage (C-V) and current-voltage (I-V) characterization of a large integrated transistor array implemented in a 45-nm bulk CMOS process is presented. On-chip I-V characterization is implemented using a four-point Kelvin measurement technique with 12-bit sub-10 nA current measurement resolution, 10-bit sub-1 mV voltage measurement resolution, and sampling speeds on the order of 100 kHz. C-V characterization is performed using a novel leakage- and parasitics-insensitive charge-based capacitance measurement (CBCM) technique with atto-Farad resolution. The on-chip system is employed in studying both random and systematic sources of quasi-static device variability. For the first time, combined C-V/I-V characterization of circuit-representative devices is demonstrated and used to extract variations in the underlying physical characteristics of the device, including line-edge-roughness (LER) parameters and systematic device length variations across the die.
Keywords :
CMOS integrated circuits; MOSFET; capacitance measurement; charge measurement; electric current measurement; voltage measurement; CBCM technique; CMOS technology; LER parameters; atto-Farad resolution; bulk CMOS process; circuit-representative devices; combined capacitance-voltage characterization; current measurement resolution; current-voltage characterization; four-point Kelvin measurement technique; frequency 100 kHz; large integrated transistor array; leakage charge-based capacitance measurement technique; line-edge-roughness parameters; on-chip combined C-V-I-V characterization system; parasitics-insensitive charge-based capacitance measurement technique; quasistatic device variability; size 45 nm; systematic device length variations; voltage measurement resolution; word length 10 bit; word length 12 bit; Arrays; Capacitance-voltage characteristics; Current measurement; Logic gates; MOS devices; System-on-a-chip; Voltage measurement; 45 nm; Atto-Farad; C-V; CBCM; CMOS; I-V; LER; characterization; on-chip; variability;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2013.2237695
Filename :
6419849
Link To Document :
بازگشت