DocumentCode :
2699265
Title :
On acceleration of the check tautology logic synthesis algorithm using an FPGA-based reconfigurable coprocessor
Author :
Cong, Jason ; Peck, John
Author_Institution :
Dept. of Comput. Sci., California Univ., Los Angeles, CA, USA
fYear :
1997
fDate :
16-18 Apr 1997
Firstpage :
246
Lastpage :
247
Abstract :
We summarize our study on implementing tautology checking, a fundamental logic synthesis algorithm, using an FPGA based reconfigurable application specific coprocessor. The use of the tautology checking algorithm is first discussed followed by the specifics of hardware accelerator implementation and interface to application software. We compare our hardware accelerator for the tautology check algorithm with the software implementation of the tautology check algorithm in Espresso II (R. Rudell and A. Sangiovanni-Vincentelli, 1987). Our experimental results show that our accelerator is capable of achieving a maximum speedup factor of 2.94 and averaging 1.36 on 110 modified industry benchmarks included with the Espresso II package
Keywords :
Boolean algebra; application program interfaces; application specific integrated circuits; field programmable gate arrays; high level synthesis; reconfigurable architectures; Espresso II package; FPGA based reconfigurable application specific coprocessor; FPGA based reconfigurable coprocessor; application software interface; check tautology logic synthesis algorithm; hardware accelerator implementation; maximum speedup factor; tautology checking; Acceleration; Application software; Concurrent computing; Coprocessors; Field programmable gate arrays; Hardware; Packaging; Parallel processing; Reconfigurable logic; Software algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Custom Computing Machines, 1997. Proceedings., The 5th Annual IEEE Symposium on
Conference_Location :
Napa Valley, CA
Print_ISBN :
0-8186-8159-4
Type :
conf
DOI :
10.1109/FPGA.1997.624629
Filename :
624629
Link To Document :
بازگشت