Title :
Multi-VT engineering in highly scaled CMOS bulk and FinFET devices through Ion Implantation into the metal gate stack featuring a 1.0nm EOT high-K oxide
Author :
Singanamalla, R. ; Boccardi, G. ; Tseng, J. ; Petry, J. ; Vellianitis, G. ; van Dal, M.J.H. ; Duriez, B. ; Vecchio, G. ; Bulle-Lieuwma, C.W.T. ; Berkum, J.V. ; Lander, R. ; Müller, M.
Author_Institution :
NXP-TSMC Res. Center, Leuven, Belgium
Abstract :
We demonstrate multi-VT engineering on both CMOS bulk and FinFET devices through As implantation into a 1.0nm EOT TiN/high-K gate stack within a single metal single dielectric approach. We determine a As implantation process window enabling VT tuning without any device degradation. It is shown that this approach is suitable for multi-VT engineering with aggressively scaled dielectrics and, particularly, for fully depleted 3D device architectures.
Keywords :
CMOS integrated circuits; MOSFET; dielectric devices; ion implantation; CMOS bulk devices; EOT high-K oxide; FinFET devices; aggressively scaled dielectrics; ion implantation; metal gate stack; multi-VT engineering; Degradation; Dielectric devices; Doping; FinFETs; Hafnium oxide; High K dielectric materials; High-K gate dielectrics; Ion implantation; MOS devices; Tin;
Conference_Titel :
VLSI Technology Systems and Applications (VLSI-TSA), 2010 International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4244-5063-3
Electronic_ISBN :
1524-766X
DOI :
10.1109/VTSA.2010.5488925