DocumentCode
2701807
Title
A 70 MSample/s 110 mW 8 b CMOS folding interpolating A/D Converter
Author
Nauta, B. ; Venes, A.G.W.
Author_Institution
Philips Res. Lab., Eindhoven, Netherlands
fYear
1995
fDate
15-17 Feb. 1995
Firstpage
276
Lastpage
277
Abstract
In bipolar technology the folding and interpolation technique has proven to be successful for high sample rates. This paper investigates the possibilities of this technique in CMOS. The major advantage of folding and interpolation in CMOS lies in the field of high sample rate in combination with low power consumption and small chip area. The folding converter requires little power to drive the input compared to other converters since the input behaves like a linear and constant capacitor. For similar reasons the power consumption of the reference ladder of the folding converter can be kept low. The circuit reported here runs at 70 MSample/s and dissipates only 110 mW. There are versions for 5 V and 3.3 V supplies and they are realized in a 0.8 /spl mu/m CMOS process.
Keywords
CMOS integrated circuits; analogue-digital conversion; interpolation; 0.8 micron; 110 mW; 3.3 V; 5 V; 8 bit; CMOS A/D Converter; folding interpolating ADC; low power consumption; CMOS technology; Circuits; Crosstalk; Distortion; Frequency; Interpolation; Laboratories; Parasitic capacitance; Signal generators; Voltage;
fLanguage
English
Publisher
ieee
Conference_Titel
Solid-State Circuits Conference, 1995. Digest of Technical Papers. 41st ISSCC, 1995 IEEE International
Conference_Location
San Francisco, CA, USA
ISSN
0193-6530
Print_ISBN
0-7803-2495-1
Type
conf
DOI
10.1109/ISSCC.1995.535554
Filename
535554
Link To Document