DocumentCode :
2702579
Title :
Partial scan test for asynchronous circuits illustrated on a DCC error corrector
Author :
Roncken, Marly
Author_Institution :
Philips Res. Lab., Eindhoven, Netherlands
fYear :
1994
fDate :
3-5 Nov 1994
Firstpage :
247
Lastpage :
256
Abstract :
We present a design-for-testability method for asynchronous circuits based on partial scan. More specifically, we investigate how the partial scan principles from the synchronous test world can be adapted to asynchronous circuits, and we show that asynchronous partial scan design can be approached as a high-level design activity. The method is demonstrated on an asynchronous error corrector for the DCC player. It has been used effectually in the production and application-mode tests of this 155 k transistor chip-set. In particular, it has led to high 99.9% stuck-at output fault coverage in short 64 msec test time at the expense of less than 3% additional area
Keywords :
asynchronous circuits; DCC error corrector; application-mode tests; asynchronous circuits; asynchronous error corrector; design-for-testability; digital compact cassette player; high-level design activity; partial scan test; stuck-at output fault coverage; Asynchronous circuits; Circuit faults; Circuit testing; Delay; Design methodology; Energy consumption; Error correction; Laboratories; Portable computers; Production;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Research in Asynchronous Circuits and Systems, 1994., Proceedings of the International Symposium on
Conference_Location :
Salt Lake City, UT
Print_ISBN :
0-8186-6210-7
Type :
conf
DOI :
10.1109/ASYNC.1994.656318
Filename :
656318
Link To Document :
بازگشت