DocumentCode :
2702601
Title :
Phase shift accumulation method for timing characterization
Author :
Churayev, Sergey ; Biryuchinskiy, Sergey ; Melnikov, Konstantin ; Paltashev, Timour
Author_Institution :
Dept. of Comput. Eng., St.-Pb. Univ. of IT, St. Petersburg, Russia
fYear :
2011
fDate :
17-19 Oct. 2011
Firstpage :
1
Lastpage :
5
Abstract :
This paper explains the creation of new approach of propagation delay measurement in nanostructures during characterization of ASIC standard library cell. Providing more accuracy timing information about library cell (NOR, AND, XOR, etc.) to the design team we can improve a quality of timing analysis inside of ASIC design flow process. Also, this information could be very useful for semiconductor foundry team to make correction in technology process. By comparison of the propagation delay in the CMOS element and result of analog SPICE simulation, we can make assumptions about accuracy and quality of the transistor´s parameters. Physical implementation of phase error accumulation method (PHEAM) can be easy integrated at the same chip as close as possible to the device under test (DUT). It was implemented as digital IP core for semiconductor manufacturing process (0.11μm, GL130SB). Specialized method helps to observe the propagation time delay in one element of the standard-cell library with up-to picoseconds accuracy and less. Thus, the special useful solutions for VLSI schematic-to-parameters extraction (STPE), basic cell layout verification, design simulation and verification are announced.
Keywords :
CMOS integrated circuits; SPICE; VLSI; application specific integrated circuits; AND; ASIC standard library cell; CMOS element; NOR; VLSI schematic-to-parameters extraction; XOR; analog SPICE simulation; device under test; digital IP core; nanostructures; phase error accumulation method; phase shift accumulation; propagation delay measurement; propagation time delay; semiconductor foundry team; semiconductor manufacturing process; standard-cell library; transistor; Application specific integrated circuits; CMOS integrated circuits; Clocks; Equations; Generators; Logic gates; Radiation detectors; BIST; DFT; Design and Test in Nano-Technologies; MEMS Testing; Memory; Processor Testing; gate propagation delay; high precision on-chip measurement; phase shift accumulation methodology; signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Photonics (ICP), 2011 IEEE 2nd International Conference on
Conference_Location :
Kata Kinabalu
Print_ISBN :
978-1-61284-265-3
Electronic_ISBN :
978-1-61284-263-9
Type :
conf
DOI :
10.1109/ICP.2011.6106857
Filename :
6106857
Link To Document :
بازگشت