DocumentCode :
2703022
Title :
An optimal architecture of BCH decoder
Author :
Ahmadi, Nur ; Sirojuddiin, M. Hasan ; Nandaviri, A. Dipta ; Adiono, Trio
Author_Institution :
Electr. Eng., Bandung Inst. of Technol., Bandung, Indonesia
fYear :
2010
fDate :
12-14 Oct. 2010
Firstpage :
1
Lastpage :
5
Abstract :
An optimal architecture for decoding BCH code is presented in this paper. This design uses a new architecture for syndrome computation to avoid multiplication operation, a Modified Direct Solution Algorithm to reduce the time and area consumption, an inverse error locator polynomial to avoid inverse operation in Chien Search, a new architecture for Chien Search and Error Correction using Finite Field Multiplier (FFM) called power FFM and constant FFM, and a manipulation bit method to reduce the number of XOR gates.
Keywords :
BCH codes; decoding; error correction codes; polynomials; BCH decoder; Bose-Chaudhuri-Hocquenghem code; Chien search; XOR gates; decoding; error correction code; finite field multiplier; inverse error locator polynomial; manipulation bit method; modified direct solution algorithm; power FFM; BCH Decoder; Chien Search; Direct Solution Algorithm; Finite Field Multiplier;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Application of Information and Communication Technologies (AICT), 2010 4th International Conference on
Conference_Location :
Tashkent
Print_ISBN :
978-1-4244-6903-1
Electronic_ISBN :
978-1-4244-6904-8
Type :
conf
DOI :
10.1109/ICAICT.2010.5612003
Filename :
5612003
Link To Document :
بازگشت