DocumentCode :
2703651
Title :
A Low-Power Successive Approximation Analog-to-Digital Converter Based on 2-Bit/Step Comparison
Author :
Sugiyama, Naoki ; Noto, Hiroshi ; Nishigami, Yoshito ; Oda, Ryosuke ; Waho, Takao
Author_Institution :
Dept. of Inf. & Commun. Sci., Sophia Univ., Tokyo, Japan
fYear :
2010
fDate :
26-28 May 2010
Firstpage :
325
Lastpage :
330
Abstract :
A novel low-power 8-bit successive approximation (SA) ADC using multiple-valued approach is presented. In contrast to conventional 1bit/step SA ADCs, 2bit/step conversion is employed, and combined with the split capacitor array and dual sampling technique to reduce the power consumption. Transistor level simulation, assuming 0.18-µm standard CMOS technology, shows that the total power consumption decreases by about 20% compared with that obtained for a 1bit/step counterpart at a sampling frequency of 100 kHz. Since the digital part consumes more power than the analog part, the present approach is expected to be more attractive for ADCs using advanced process technology.
Keywords :
Analog-digital conversion; CMOS technology; Capacitors; Circuits; Energy consumption; Frequency; Logic; Sampling methods; Signal processing algorithms; Voltage; analog-to-digital converter; low-power; multiple-valued; successive approximation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic (ISMVL), 2010 40th IEEE International Symposium on
Conference_Location :
Barcelona, Spain
ISSN :
0195-623X
Print_ISBN :
978-1-4244-6752-5
Type :
conf
DOI :
10.1109/ISMVL.2010.66
Filename :
5489172
Link To Document :
بازگشت