DocumentCode :
2705279
Title :
A Nanoscale CMOS SRAM Cell for High Speed Applications
Author :
Mazreah, Arash Azizi ; Shalmani, Mohammad Taghi Manzuri ; Mehrparvar, Ali
Author_Institution :
Comput. Dept., Islamic Azad Univ., Sirjan, Iran
fYear :
2009
fDate :
28-30 Dec. 2009
Firstpage :
33
Lastpage :
36
Abstract :
The leakage current and process variation are drastically increased with technology scaling. In Conventional SRAM cell due to process variations, stored data can be destroyed during read operation. Therefore, leakage current of SRAM cell and stability during read operation are two important parameters in nano-scaled CMOS technology. To overcome these limitations and to increase the speed of conventional SRAMs, we have developed a read-static– noise-margin-free SRAM cell. The developed cell has six-transistors and uses two read/write-lines and two read/write-bit-lines during read/write operation. This cell retains its data with leakage current and positive feedback without refresh cycle. The leakage current of new cell is 52% smaller than a conventional six-transistor SRAM cell. Simulation results shows proposed cell has correct operation during read/write and idle modes and is 45% faster than a usual six-transistor SRAM cell.
Keywords :
Application software; CMOS process; CMOS technology; Degradation; Delay effects; Leakage current; Micromechanical devices; Random access memory; Stability; Threshold voltage; cell area; leakage current; process variations; read bit-line delay; read static noise margin;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
MEMS, NANO, and Smart Systems (ICMENS), 2009 Fifth International Conference on
Conference_Location :
Dubai, United Arab Emirates
Print_ISBN :
978-0-7695-3938-6
Electronic_ISBN :
978-1-4244-5616-1
Type :
conf
DOI :
10.1109/ICMENS.2009.47
Filename :
5489261
Link To Document :
بازگشت