DocumentCode :
2706236
Title :
High performance reconfigurable pipelined matrix multiplication module designer
Author :
Aslan, Semih ; Desmouliers, Christophe ; Oruklu, Erdal ; Saniie, Jafar
Author_Institution :
Electr. & Comput. Eng. Dept., Illinois Inst. of Technol., Chicago, IL, USA
fYear :
2010
fDate :
20-22 May 2010
Firstpage :
1
Lastpage :
6
Abstract :
Matrix multiplication operations are heavily used in communication systems, video, signal and image processing applications such as echo cancellation, adaptive beamforming, and Multiple-Input Multiple-Output (MIMO) systems, and are also used in matrix factorizations such as Cholesky, LU, QR and DCT. However, it is challenging to implement a high speed matrix multiplication operator for large matrices due to the fact that the number of multiplication operations grows rapidly with functions of n3. This paper presents the implementation of a reconfigurable pipelined high speed and high precision matrix multiplication module designer for large matrices on Xilinx Virtex-5 and Spartan 3E FPGAs using high speed memory interface for data transfers.
Keywords :
VLSI; computational complexity; field programmable gate arrays; matrix decomposition; matrix multiplication; pipeline processing; reconfigurable architectures; Spartan 3E FPGAs; Xilinx Virtex-5; data transfers; high speed memory interface; matrix factorizations; matrix multiplication operations; reconfigurable pipelined; Accuracy; Adders; Copper; Error analysis; Field programmable gate arrays; Hardware; Mathematical model;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electro/Information Technology (EIT), 2010 IEEE International Conference on
Conference_Location :
Normal, IL
ISSN :
2154-0357
Print_ISBN :
978-1-4244-6873-7
Type :
conf
DOI :
10.1109/EIT.2010.5612172
Filename :
5612172
Link To Document :
بازگشت