DocumentCode :
2706948
Title :
Appraisal of BiCMOS from circuit voltage and delay time
Author :
Fujishima, M. ; Asada, K. ; Sugano, T.
fYear :
1990
fDate :
7-9 June 1990
Firstpage :
91
Lastpage :
92
Abstract :
The authors present a general appraisal of voltage-dependent speed degradation for three kinds of BiCMOS logic circuits from the viewpoints of (1) essential delays without parasitic capacitances, (2) practical delays with parasitics, (3) full-swing (power to ground) mode operation, and (4) partial-swing operation. The essential delay times of the three circuits are analytically derived and effects of parasitic capacitances are discussed. The degradation of delay time is shown to depend significantly on whether the input signal swings fully or partially. For partial-swing operation, it has been found that an emitter follower circuit with bias diodes is effective. In general, full-swing operation can be achieved by inserting resistors
Keywords :
BIMOS integrated circuits; delays; integrated logic circuits; bias diodes; circuit voltage; delay time; emitter follower circuit; full-swing mode operation; logic circuits; parasitic capacitances; partial-swing operation; voltage-dependent speed degradation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 1990. Digest of Technical Papers., 1990 Symposium on
Conference_Location :
Honolulu, Hawaii, USA
Type :
conf
DOI :
10.1109/VLSIC.1990.111110
Filename :
5727543
Link To Document :
بازگشت