DocumentCode :
2707139
Title :
Spread spectrum clock generator
Author :
Wang, Ping-Ying ; Chen, Shang-Ping
Author_Institution :
MediaTek Inc., Hsin-Chu
fYear :
2007
fDate :
12-14 Nov. 2007
Firstpage :
304
Lastpage :
307
Abstract :
In this paper, we present a spread spectrum clock generator which has advantages of 1) Low cost: the loop filter or´ the SSCG is only 1/10 that of conventional approach. 2) Low jitter: the jitter induced by spectrum spread is only 1/2 that of recent publications. 3) Low power: Current consumption is 1/3 that of multiple phases PLL approach while keeping the smallest area. Moreover, the technique is digital implementation so it can be shrunk with voltage and process technology. The measurement shows that EMI reduction is 12.6 dB and 8.2 dB at 1% and 0.5% down spread with 1.5 GHz clock output.
Keywords :
clocks; electromagnetic interference; jitter; phase locked loops; EMI reduction; PLL; jitter; loop filter; spread spectrum clock generator; Bandwidth; Clocks; Electromagnetic interference; Filters; Frequency; Jitter; Phase locked loops; Quantization; Spread spectrum communication; Voltage-controlled oscillators; fractional divider; spread spectrum clock;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2007. ASSCC '07. IEEE Asian
Conference_Location :
Jeju
Print_ISBN :
978-1-4244-1359-1
Electronic_ISBN :
978-1-4244-1360-7
Type :
conf
DOI :
10.1109/ASSCC.2007.4425691
Filename :
4425691
Link To Document :
بازگشت