DocumentCode :
2707533
Title :
A passive filter for 10-Gb/s analog equalizer in 0.18-μm CMOS technology
Author :
Lu, Jian-Hao ; Luo, Chi-Lun ; Liu, Shen-Iuan
Author_Institution :
Nat. Taiwan Univ., Taipei
fYear :
2007
fDate :
12-14 Nov. 2007
Firstpage :
404
Lastpage :
407
Abstract :
In this paper, a high-speed and low-power analog equalizer for a 40-inch trace on FR4 board has been realized in 0.18-mum CMOS technology. In order to achieve the low-power purpose and compensate the large signal attenuation of the FR4 trace simultaneously, the equalizer is presented by using the proposed RLC passive filter. This passive filter is used to obtain an additional peaking at high frequencies without consuming any power. In addition, the active filter using capacitive degeneration and active feedback techniques is also utilized to compensate the broadband loss. This circuit achieves a data rate of 10-Gb/s and consumes 34.2 mW from a 1.8 V supply with the output swing up to 200 mVpldrp. The chip occupies 0.86times1.28 mm2 and the measured bit error rate (BER) is less than 10-12.
Keywords :
CMOS analogue integrated circuits; RLC circuits; error statistics; low-power electronics; passive filters; BER; CMOS technology; FR4 board; RLC passive filter; active feedback techniques; bit error rate; bit rate 10 Gbit/s; capacitive degeneration; low-power analog equalizer; power 34.2 mW; signal attenuation; size 0.18 mum; voltage 1.8 V; Active filters; Attenuation; Bit error rate; CMOS technology; Equalizers; Feedback; Frequency; Passive filters; RLC circuits; Semiconductor device measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2007. ASSCC '07. IEEE Asian
Conference_Location :
Jeju
Print_ISBN :
978-1-4244-1359-1
Electronic_ISBN :
978-1-4244-1360-7
Type :
conf
DOI :
10.1109/ASSCC.2007.4425716
Filename :
4425716
Link To Document :
بازگشت