DocumentCode :
2707581
Title :
Performance-Area Tradeoffs in the Design of a Short Word Length FIR Filter
Author :
Memon, Tayab D. ; Beckett, Paul ; Sadik, A.Z.
Author_Institution :
Sch. of Electr. & Comput. Eng., RMIT Univ., Melbourne, VIC, Australia
fYear :
2009
fDate :
28-30 Dec. 2009
Firstpage :
67
Lastpage :
71
Abstract :
We describe the area vs. performance tradeoffs for a Sigma Delta Modulated FIR filter designed with varying quantization levels. The FIR filter has been implemented in VHDL using a hierarchical adder tree organization in both pipelined and non-pipelined modes and synthesized on a small number of representative commercial FPGA devices. The synthesis results show the tradeoffs between hardware area and performance at varying quantization levels and at oversampling ratios of 32 and 64. Using a low-cost FPGA device the SQNR of the filter may be increased by 6-dB at the cost of a increased hardware but a reduction in FMAX of only about 10%. Typically, each doubling of OSR increases SQNR by over 9dB at the cost of a doubling in hardware area.
Keywords :
Costs; Delta modulation; Delta-sigma modulation; Design engineering; Field programmable gate arrays; Finite impulse response filter; Hardware; Quantization; Table lookup; Transversal filters; #NAME?;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
MEMS, NANO, and Smart Systems (ICMENS), 2009 Fifth International Conference on
Conference_Location :
Dubai, United Arab Emirates
Print_ISBN :
978-0-7695-3938-6
Electronic_ISBN :
978-1-4244-5616-1
Type :
conf
DOI :
10.1109/ICMENS.2009.17
Filename :
5489383
Link To Document :
بازگشت