Title :
Considerations for phase accumulator design for direct digital frequency synthesizers
Author :
Betowski, D.J. ; Beiu, Valeriu
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Washington State Univ., Pullman, WA, USA
Abstract :
This paper reviews the approach of using a direct digital frequency synthesizer (DDFS) to generate high-resolution, fast switching frequencies for modern communication systems. Because these systems are required to have high speed and/or low power requirements, optimizing the phase accumulator (PA) component is a crucial design step. A mathematical model for estimating the speed-power tradeoffs of pipelined PAs will be presented. Simulations based on this model show that pipelining the PA to the maximum allowable number of stages provides the smallest latency, but at power consumptions significantly higher than a non-pipelined PA. The model can be used to estimate the optimal number of pipeline stages for given speed-power constraints.
Keywords :
frequency synthesizers; modulation; power consumption; direct digital frequency synthesizers; fast switching frequency; phase accumulator design; pipelined phase accumulator; power consumptions; spread spectrum modulation; Adders; Design optimization; Energy consumption; Frequency synthesizers; Phase locked loops; Pipeline processing; Power system modeling; Read only memory; Spread spectrum communication; Wireless communication;
Conference_Titel :
Neural Networks and Signal Processing, 2003. Proceedings of the 2003 International Conference on
Conference_Location :
Nanjing
Print_ISBN :
0-7803-7702-8
DOI :
10.1109/ICNNSP.2003.1279240