DocumentCode :
2708521
Title :
A 1.8V 36-mW 11-bit 80MS/s pipelined ADC using capacitor and opamp sharing
Author :
Sasidhar, Naga ; Kook, Youn-Jae ; Takeuchi, Seiji ; Hamashita, Koichi ; Takasuka, Kaoru ; Hanumolu, Pavan Kumar ; Moon, Un-Ku
Author_Institution :
Oregon State Univ., Corvallis
fYear :
2007
fDate :
12-14 Nov. 2007
Firstpage :
240
Lastpage :
243
Abstract :
A new capacitor and opamp sharing technique that enables a very efficient low power pipeline ADC design is proposed. A new method to cancel the effect of signal-dependent kick-back in the absence of sample and hold is also presented. Fabricated in a 0.18-mum CMOS process, the prototype 11-bit pipelined ADC occupies 2.2 mm2 of active die area and achieves 66.7 dB SFDR and 53.2 dB SNDR when a 1 MHz input signal is digitized at 80 MS/s. The SFDR and SNDR are unchanged for 50 MHz input signal. The prototype ADC consumes 36 mW at 1.8 V supply, of which analog portion consumes 24 mW.
Keywords :
CMOS integrated circuits; analogue-digital conversion; capacitors; operational amplifiers; CMOS process; capacitor/opamp sharing technique; low power pipeline ADC design; pipelined analog-to-digital converters; power 36 mW; signal-dependent kick-back; size 0.18 mum; voltage 1.8 V; word length 11 bit; CMOS process; Capacitors; Feedback; Moon; Pipelines; Prototypes; Sampling methods; Solid state circuit design; Solid state circuits; USA Councils;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2007. ASSCC '07. IEEE Asian
Conference_Location :
Jeju
Print_ISBN :
978-1-4244-1359-1
Electronic_ISBN :
978-1-4244-1360-7
Type :
conf
DOI :
10.1109/ASSCC.2007.4425775
Filename :
4425775
Link To Document :
بازگشت