DocumentCode
270874
Title
22.5 A 1.62GS/s time-interleaved SAR ADC with digital background mismatch calibration achieving interleaving spurs below 70dBFS
Author
Le Dortz, Nicolas ; Blanc, Jean-Pierre ; Simon, Thierry ; Verhaeren, Sarah ; Rouat, Emmanuel ; Urard, P. ; Le Tual, SteÌphane ; Goguet, Dimitri ; Lelandais-Perrault, Caroline ; Benabes, Philippe
Author_Institution
STMicroelectron., Crolles, France
fYear
2014
fDate
9-13 Feb. 2014
Firstpage
386
Lastpage
388
Abstract
Today´s applications such as broadband satellite receivers, cable TVs, and software-defined radios require highly efficient ADCs with high sampling rates and high resolutions. A time-interleaved ADC (TIADC) is a popular architecture used to achieve this goal. However, this structure suffers from mismatches between the sub-converters, which cause errors on the output signal, and more significantly, decrease the SFDR. These mismatches can be a severe limitation in applications such as satellite reception, where both narrowband and wideband signals are used. This paper introduces digital derivative-based estimation of timing mismatches. Gain, offset and skew mismatch calibrations are performed entirely in the digital domain through equalization.
Keywords
analogue-digital conversion; artificial satellites; cable television; software radio; SFDR; broadband satellite receivers; cable TV; digital background mismatch calibration; digital derivative-based estimation; satellite reception; skew mismatch calibrations; software-defined radios; time-interleaved SAR ADC; timing mismatches; CMOS integrated circuits; CMOS technology; Calibration; Capacitors; Frequency modulation; Power demand; Timing;
fLanguage
English
Publisher
ieee
Conference_Titel
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2014 IEEE International
Conference_Location
San Francisco, CA
ISSN
0193-6530
Print_ISBN
978-1-4799-0918-6
Type
conf
DOI
10.1109/ISSCC.2014.6757481
Filename
6757481
Link To Document